1.
B.S.Munda RKM. DESIGN A MODULE OF 256 × 16 NON-VOLATILE RAM FOR VECTORIZATION WITH CHIP AREA & WIRE LENGTH MINIMIZATION. int. jour. eng. com. sci [Internet]. 2017 Dec. 30 [cited 2024 May 18];2(06). Available from: http://ijecs.in/index.php/ijecs/article/view/1351